OpenCores
URL https://opencores.org/ocsvn/xgate/xgate/trunk

Subversion Repositories xgate

[/] - Rev 95

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
95 Covers all 127 interrupts with one service routine. rehayes 4594d 00h /
94 Update irq test to check all interrupts, add sync reset test. All this to improve code coverage. rehayes 4594d 00h /
93 Initial revision, memory image for skipjack test. rehayes 4594d 00h /
92 Add sync reset to bypass register. rehayes 4594d 00h /
91 Update to use one ISR to handle all 127 interrupts. rehayes 4594d 00h /
90 Cosmetic omment changes. rehayes 4594d 00h /
89 Code cleanup. rehayes 4607d 23h /
88 Updated with complete code rehayes 4681d 08h /
87 First pass JTAG TAP, state machine working but needs work to complete reset of TAP. rehayes 4807d 22h /
86 Add JTAG test tasks rehayes 4807d 22h /
85 Corrections to instruction set details example code, added test bench debugger. rehayes 5082d 08h /
84 Added notes on SKIPJACK encrypt/decrypt applications, testbench debugger and user guide corrections. rehayes 5082d 08h /
83 Add subroutine quailifier. rehayes 5082d 08h /
82 Added debug module to assist in software debugging. rehayes 5083d 02h /
81 Initial checkin of the SKIPJACK encrypt/decrypt application program rehayes 5083d 03h /
80 Added IRQ bypass registers and Test bench appendix rehayes 5145d 03h /
79 Added IRQ bypass registers and Test bench appendix rehayes 5145d 03h /
78 Added IRQ bypass registers and Test bench appendix rehayes 5145d 03h /
77 Documentation update rehayes 5145d 04h /
76 Updated xgate_risc.v for xlink synthesis warnings. rehayes 5168d 04h /
75 Fixed xlink synthesis warnings noted by Nachiket Jugade, missing else statment for chid_sm_ns line 393, mising default on shifter lines 2382 rehayes 5168d 05h /
74 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5173d 06h /
73 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5173d 06h /
72 Code cleanup, eliminated index 0 of input and output interrupts. rehayes 5173d 06h /
71 Added irq bypass registers to rtl, testbench and doc. rehayes 5174d 08h /
70 Updated with interrupt bypass controll registers. rehayes 5174d 08h /
69 New test to verify irq interrupt priority encoder. rehayes 5174d 09h /
68 Added new test for interrupt priority and updated WISHBONE slave module with semaphore register. rehayes 5174d 09h /
67 Added irq bypass function and controll registers. Made lowest interrupt index highest priority. rehayes 5174d 09h /
66 Fix testbench and RISC core related to debug mode and wait states. rehayes 5194d 05h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.