OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] - Rev 57

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
57 Updated documentation to EDK32 version. sybreon 6090d 13h /
56 Parameterised optional components into aeMB_xecu.v sybreon 6091d 11h /
55 Upgraded license to LGPLv3.
Significant performance optimisations.
sybreon 6091d 19h /
54 Added some compilation optimisations. sybreon 6092d 15h /
53 Added GET/PUT support through a FSL bus. sybreon 6092d 15h /
52 Added log output to iverilog.log sybreon 6092d 15h /
51 Fixed data WISHBONE arbitration problem (reported by J Lee). sybreon 6093d 18h /
50 Parameterised optional components. sybreon 6093d 21h /
49 Added random seed for simulation. sybreon 6097d 01h /
48 Fixed spurious interrupt latching during long bus cycles (spotted by J Lee). sybreon 6098d 06h /
47 Added -msoft-float and -mxl-soft-div compiler flags. sybreon 6098d 06h /
46 Minor code cleanup. sybreon 6099d 03h /
45 Minor code cleanup. sybreon 6099d 03h /
44 Added better (beta) interrupt support.
Changed MSR_IE to disabled at reset as per MB docs.
sybreon 6099d 16h /
43 Added interrupt simulation.
Changed "human readable" simulation output.
sybreon 6099d 16h /
42 Enable MSR_IE with software. sybreon 6099d 17h /
41 New EDK 3.2 compatible design with optional barrel-shifter and multiplier.
Fixed various minor data hazard bugs.
Code compatible with -O0/1/2/3/s generated code.
sybreon 6100d 08h /
40 Recommended to compile code with -O2/3/s sybreon 6110d 16h /
39 Made some changes to the interrupt control. In some cases, the interrupt logic waits forever and doesn't execute. Bug was discovered by M. Ettus. sybreon 6110d 16h /
38 Added interrupt support. sybreon 6255d 17h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.