OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 986

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
986 outputs out of function are not registered anymore markom 8031d 18h /
985 DTLB translation doesn't work on or1ksim when IC/DC enabled. lampret 8032d 05h /
984 Disable SB until it is tested lampret 8032d 05h /
983 First checkin lampret 8032d 07h /
982 Moved to sim/bin lampret 8032d 07h /
981 First checkin. lampret 8032d 07h /
980 Removed sim.tcl that shouldn't be here. lampret 8032d 07h /
979 Removed old test case binaries. lampret 8032d 07h /
978 Added variable delay for SRAM. lampret 8032d 07h /
977 Added store buffer. lampret 8032d 07h /
976 Added store buffer lampret 8032d 07h /
975 First checkin lampret 8032d 07h /
974 Enabled what works on or1ksim and disabled other tests. lampret 8032d 10h /
973 generated cuc top scheduler builds without syntax errors; not tested yet markom 8034d 14h /
972 Interrupt suorces fixed. simons 8034d 14h /
971 Now even keyboard test passes. simons 8034d 17h /
970 Testbench is now running on ORP architecture platform. simons 8035d 06h /
969 Checking in except directory. lampret 8035d 21h /
968 Checking in utils directory. lampret 8035d 21h /
967 Checking in mul directory. lampret 8035d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.