OpenCores
URL https://opencores.org/ocsvn/versatile_library/versatile_library/trunk

Subversion Repositories versatile_library

[/] - Rev 60

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
60 added wb b3 byte enable memory, added test in makefile through icarus, typo in latch fixed unneback 4775d 08h /
59 added WB RAM B3 with byte enable unneback 4776d 08h /
58 corrected EXT unit, rewrite of FF1, FL1 unneback 4792d 15h /
57 corrected EXT unit, rewrite of FF1, FL1 unneback 4792d 15h /
56 WB B4 RAM we fix unneback 4805d 08h /
55 added WB_B4RAM with byte enable unneback 4807d 14h /
54 added WB_B4RAM with byte enable unneback 4807d 14h /
53 added WB_B4RAM with byte enable unneback 4807d 14h /
52 added WB_B4RAM with byte enable unneback 4807d 14h /
51 added WB_B4RAM with byte enable unneback 4807d 15h /
50 added WB_B4RAM with byte enable unneback 4807d 15h /
49 added WB_B4RAM with byte enable unneback 4807d 15h /
48 wb updated unneback 4814d 09h /
47 added help program for LFSR counters unneback 4909d 12h /
46 updated parity unneback 4910d 13h /
45 updated timing in io models unneback 4912d 08h /
44 added target independet IO functionns unneback 4915d 07h /
43 added logic for parity generation and check unneback 4919d 11h /
42 updated mux_andor unneback 4923d 11h /
41 typo in registers.v unneback 4923d 12h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.