OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 41

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
41 Added two alternate data capture functions. mikaeljf 5228d 07h /
40 updated fifo interfaces with re/rd and we/wr unneback 5228d 14h /
39 updated FIFO and SDR 16 unneback 5229d 01h /
38 casex in rw state to save logic unneback 5231d 09h /
37 unneback 5231d 23h /
36 unneback 5232d 00h /
35 work for limited test case unneback 5232d 07h /
34 added unneback 5232d 07h /
33 work for limited test case, no cke inhibit for fifo empty unneback 5232d 10h /
32 Updated the testbench to match the new wishbone interface. mikaeljf 5235d 14h /
31 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5237d 07h /
30 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5237d 07h /
29 Adapted the test bench to the new wishbone interface. mikaeljf 5241d 07h /
28 Fixed typos and updated the rtl Makefile and Altera-Modelsim script. Modified the counter-excel file and added missing module 'dff_sr.v'. mikaeljf 5241d 09h /
27 unneback 5245d 00h /
26 compiles OK, not simulated unneback 5246d 23h /
25 unneback 5247d 02h /
24 Updated the memory controller according to recent update of Versatile_counter. Modified the rtl Makefile and added an excel file with counter definitions. mikaeljf 5247d 13h /
23 Removed redundant code. mikaeljf 5255d 06h /
22 Updated the Altera timing constraints file, also minor updates of defines file and Makefile. mikaeljf 5257d 02h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.