OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1] - Rev 292

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5604d 21h /t48/tags/rel_1_1
289 This commit was manufactured by cvs2svn to create tag 'rel_1_1'. 5918d 08h /tags/rel_1_1
288 updates for release 1.1 arniml 5918d 08h /trunk
287 add notes on FPGA implementation arniml 5918d 08h /trunk
286 hierarchy update, RAM and ROM clarification arniml 5918d 08h /trunk
285 generate D for synchronous implementation in clocked process arniml 5919d 09h /trunk
284 better support for ISE/XST:
opc_table and opc_decoder merged into decoder_pack and decoder
arniml 5919d 09h /trunk
283 update to new mnemonic decoder arniml 5919d 09h /trunk
282 decouple bidir port T0 from P1
fixes testcase black_box/tx/t0
arniml 5920d 08h /trunk
281 clarify testcase compilation arniml 5920d 08h /trunk
280 added syn directory structure arniml 5921d 08h /trunk
279 update arniml 5936d 07h /trunk
278 initial check-in arniml 5936d 09h /trunk
276 add change notes for release 1.0 arniml 6417d 07h /trunk
275 fix sensitivity list arniml 6418d 05h /trunk
274 revision 1.0 arniml 6418d 05h /trunk
273 reset counter_q arniml 6435d 16h /trunk
272 fix entity port names arniml 6439d 18h /trunk
271 initial check-in arniml 6439d 18h /trunk
270 fix component name arniml 6439d 19h /trunk

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.