OpenCores
URL https://opencores.org/ocsvn/altor32/altor32/trunk

Subversion Repositories altor32

[/] - Rev 27

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
7 - Fixed verilator makefile. ultra_embedded 4433d 20h /
6 - Simplified interrupt handling
- Added optional boot address argument
ultra_embedded 4433d 20h /
5 Added verilator simulation.
Added basic peripherals & soc.
ultra_embedded 4435d 16h /
4 Added initial basic core RTL implementation (non-pipelined). ultra_embedded 4435d 16h /
3 Added top level makefile.
Builds simulator & executes basic test image.
ultra_embedded 4439d 21h /
2 Added a simple simulator for OpenRisc 1000, where only the essential instructions have been implemented.

Runs code compiled with the following flags:
-msoft-div -msoft-float -msoft-mul -mno-ror -mno-cmov -mno-sext
ultra_embedded 4439d 22h /
1 The project and the structure was created root 4440d 19h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.