OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] - Rev 148

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
128 Added multiplexer for output data. This mutliplexer decides on the adress of the last cycles
if ordinary memory data or data of an extension module have to be passed on.
jlechner 6477d 03h /
127 Changed high active resets to low active ones. jlechner 6477d 04h /
126 Added constant for cpu frequency (needed for UART) trinklhar 6477d 10h /
125 Fixed vhdl bugs trinklhar 6477d 10h /
124 Assigned UART signals to ports on top-level entity trinklhar 6477d 10h /
123 Removed UART again trinklhar 6477d 11h /
122 Removed UART again again trinklhar 6477d 11h /
121 Added address constants for uart access (memory mapped I/O) trinklhar 6477d 11h /
120 Added UART module to memory entity trinklhar 6477d 11h /
119 Uart wieder ausgebaut trinklhar 6478d 06h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.