OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_22] - Rev 92

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
67 Lower two address lines must be always zero. simons 7606d 06h /dbg_interface/tags/rel_22
65 WB_CNTL register added, some syncronization fixes. simons 7607d 05h /dbg_interface/tags/rel_22
63 Three more chains added for cpu debug access. simons 7627d 06h /dbg_interface/tags/rel_22
61 Lapsus fixed. simons 7655d 06h /dbg_interface/tags/rel_22
59 Reset value for riscsel register set to 1. simons 7655d 06h /dbg_interface/tags/rel_22
57 Multiple cpu support added. simons 7655d 07h /dbg_interface/tags/rel_22
56 Revision 1.6. Trst changed to active high !!!. In order to be compliant with the
standard, reset needs to be negated on the upper layer.
mohor 7922d 04h /dbg_interface/tags/rel_22
55 Revision 1.6. Trst changed to active high !!!. In order to be compliant with the
standard, reset needs to be negated on the upper layer.
mohor 7922d 04h /dbg_interface/tags/rel_22
53 Trst active high. Inverted on higher layer. mohor 7922d 05h /dbg_interface/tags/rel_22
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7922d 05h /dbg_interface/tags/rel_22

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.