OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [asyst_2/] [rtl/] [verilog] - Rev 275

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
238 Defines fixed to use generic RAM by default. mohor 7923d 05h /ethmac/tags/asyst_2/rtl/verilog
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7925d 11h /ethmac/tags/asyst_2/rtl/verilog
232 fpga define added. mohor 7931d 05h /ethmac/tags/asyst_2/rtl/verilog
229 case changed to casex. mohor 7937d 03h /ethmac/tags/asyst_2/rtl/verilog
227 Changed BIST scan signals. tadejm 7937d 06h /ethmac/tags/asyst_2/rtl/verilog
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7937d 08h /ethmac/tags/asyst_2/rtl/verilog
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7941d 07h /ethmac/tags/asyst_2/rtl/verilog
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7944d 08h /ethmac/tags/asyst_2/rtl/verilog
218 Typo error fixed. (When using Bist) mohor 7944d 10h /ethmac/tags/asyst_2/rtl/verilog
214 Signals for WISHBONE B3 compliant interface added. mohor 7945d 07h /ethmac/tags/asyst_2/rtl/verilog

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.