OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_2/] [rtl/] [verilog/] [eth_wishbone.v] - Rev 358

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
82 Byte ordering changed (Big Endian used). casex changed with case because
Xilinx Foundation had problems. Tested in HW. It WORKS.
mohor 8128d 02h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
80 Small fixes for external/internal DMA missmatches. mohor 8132d 04h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
77 Interrupts changed mohor 8132d 04h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
64 Status was not written correctly when frames were discarted because of
address mismatch.
mohor 8143d 04h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
61 RxStartFrm cleared when abort or retry comes. mohor 8143d 09h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
60 Changes that were lost when updating from 1.5 to 1.8 fixed. mohor 8143d 09h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
54 Addition of new module eth_addrcheck.v billditt 8144d 00h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
48 RxOverRun added to statuses. mohor 8146d 04h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
43 Tx status is written back to the BD. mohor 8147d 12h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v
42 Rx status is written back to the BD. mohor 8150d 04h /ethmac/tags/rel_2/rtl/verilog/eth_wishbone.v

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.