OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_21/] [rtl/] [verilog] - Rev 160

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
127 WriteRxDataToMemory signal changed so end of frame (when last word is
written to fifo) is changed.
mohor 8052d 19h /ethmac/tags/rel_21/rtl/verilog
126 InvalidSymbol generation changed. mohor 8052d 19h /ethmac/tags/rel_21/rtl/verilog
125 RxAbort changed. Packets received with MRxErr (from PHY) are also
aborted.
mohor 8052d 19h /ethmac/tags/rel_21/rtl/verilog
122 ethernet spram added. So far a generic ram and xilinx RAMB4 are used. mohor 8054d 21h /ethmac/tags/rel_21/rtl/verilog
120 Unused files removed. mohor 8054d 22h /ethmac/tags/rel_21/rtl/verilog
119 Ram , used for BDs changed from generic_spram to eth_spram_256x32. mohor 8054d 22h /ethmac/tags/rel_21/rtl/verilog
118 ShiftEnded synchronization changed. mohor 8058d 13h /ethmac/tags/rel_21/rtl/verilog
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 8059d 21h /ethmac/tags/rel_21/rtl/verilog
114 EXTERNAL_DMA removed. External DMA not supported. mohor 8060d 19h /ethmac/tags/rel_21/rtl/verilog
113 RxPointer bug fixed. mohor 8067d 11h /ethmac/tags/rel_21/rtl/verilog

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.