OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_27/] [rtl/] [verilog] - Rev 276

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7906d 19h /ethmac/tags/rel_27/rtl/verilog
238 Defines fixed to use generic RAM by default. mohor 7918d 23h /ethmac/tags/rel_27/rtl/verilog
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7921d 04h /ethmac/tags/rel_27/rtl/verilog
232 fpga define added. mohor 7926d 23h /ethmac/tags/rel_27/rtl/verilog
229 case changed to casex. mohor 7932d 21h /ethmac/tags/rel_27/rtl/verilog
227 Changed BIST scan signals. tadejm 7933d 00h /ethmac/tags/rel_27/rtl/verilog
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7933d 02h /ethmac/tags/rel_27/rtl/verilog
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7937d 01h /ethmac/tags/rel_27/rtl/verilog
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7940d 02h /ethmac/tags/rel_27/rtl/verilog
218 Typo error fixed. (When using Bist) mohor 7940d 04h /ethmac/tags/rel_27/rtl/verilog

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.