OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_27/] [rtl] - Rev 239

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 8010d 03h /ethmac/tags/rel_27/rtl
165 HASH improvement needed. mohor 8010d 06h /ethmac/tags/rel_27/rtl
164 Ethernet debug registers removed. mohor 8010d 06h /ethmac/tags/rel_27/rtl
161 Error acknowledge is generated when accessing BDs and RST bit in the
MODER register (r_Rst) is set.
mohor 8011d 04h /ethmac/tags/rel_27/rtl
160 error acknowledge cycle termination added to display. mohor 8011d 04h /ethmac/tags/rel_27/rtl
159 Async reset for WB_ACK_O removed (when core was in reset, it was
impossible to access BDs).
RxPointers and TxPointers names changed to be more descriptive.
TxUnderRun synchronized.
mohor 8012d 00h /ethmac/tags/rel_27/rtl
150 Debug registers reg1, 2, 3, 4 connected. Synchronization of many signals
changed (bugs fixed). Access to un-alligned buffers fixed. RxAbort signal
was not used OK.
mohor 8015d 22h /ethmac/tags/rel_27/rtl
149 Signals related to the control frames connected. Debug registers reg1, 2, 3, 4
connected.
mohor 8015d 22h /ethmac/tags/rel_27/rtl
148 Bug when last byte of destination address was not checked fixed. mohor 8015d 22h /ethmac/tags/rel_27/rtl
147 ETH_TXCTRL and ETH_RXCTRL registers added. Interrupts related to
the control frames connected.
mohor 8015d 22h /ethmac/tags/rel_27/rtl

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.