OpenCores
URL https://opencores.org/ocsvn/m1_core/m1_core/trunk

Subversion Repositories m1_core

[/] [m1_core/] [trunk/] [hdl/] - Rev 61

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Used only lower bits also for SRAV instruction. fafa1971 5861d 10h /m1_core/trunk/hdl
19 Added changes suggested by Paolo Piscopo & Simone Lunardo to fix the bugs they found. fafa1971 5871d 06h /m1_core/trunk/hdl
18 Limited range of SHAMT (shift amount) to be only 5 bits ([4:0]) fafa1971 5871d 06h /m1_core/trunk/hdl
16 Corrected some bugs found by Simone Lunardo and Paolo Piscopo. fafa1971 5915d 05h /m1_core/trunk/hdl
15 Added default case for ALU. fafa1971 5915d 06h /m1_core/trunk/hdl
13 Final version of synthesis script at 250 MHz. fafa1971 5992d 04h /m1_core/trunk/hdl
12 New synthesis script. fafa1971 5992d 05h /m1_core/trunk/hdl
7 It should not stay here! fafa1971 6008d 07h /m1_core/trunk/hdl
6 Removed old CVS branches from CPU code. fafa1971 6008d 07h /m1_core/trunk/hdl
2 First public release fafa1971 6008d 07h /m1_core/trunk/hdl

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.