OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp] - Rev 59

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
39 changed files to remove warnings from synthesis
last cell logic is simplified because of redundant logic
JonasDC 4220d 07h /mod_sim_exp
38 deprecated design files because of new pipeline structure, will be removed shortly JonasDC 4220d 13h /mod_sim_exp
37 changed names of some generics of the multiplier.
moved the parameters for the core to the package of the core
testbench now uses this parameters to adapt to different bit widths

and new systolic pipeline now supports split or single pipeline
JonasDC 4224d 09h /mod_sim_exp
36 found bug in new pipeline structure, now working properly. (tested in sim)
mod_sim_exp_core uses new flexible pipeline as default.
JonasDC 4225d 06h /mod_sim_exp
35 new test values, 1st exponentiation gives error on result with new pipeline
commit for test purposes
JonasDC 4225d 08h /mod_sim_exp
34 operand memory now supports custom operand widths, the internal memory stays the fixed 1536 bit, but the bus width is now adjustable to any size below. JonasDC 4225d 09h /mod_sim_exp
33 default pipeline changed to old version, there seems to be an occasional error with new version. JonasDC 4225d 12h /mod_sim_exp
32 new systolic pipeline structure now has split pipeline support, tested and verified in simulation. the core now uses this pipeline by default. JonasDC 4225d 13h /mod_sim_exp
31 put first cell logic of the pipeline in a separate design unit, tested and working JonasDC 4225d 18h /mod_sim_exp
30 put last cell logic of the pipeline in a separate design unit, tested and working JonasDC 4225d 19h /mod_sim_exp

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.