OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk] - Rev 58

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
38 Remove old core version. olivier.girard 5310d 09h /openmsp430/trunk
37 olivier.girard 5310d 09h /openmsp430/trunk
36 Remove old core version. olivier.girard 5310d 09h /openmsp430/trunk
35 Update documentation to reflect the latest Verilog changes. olivier.girard 5310d 09h /openmsp430/trunk
34 To avoid potential conflicts with other Verilog modules in bigger projects, the openMSP430 sub-modules have all been renamed with the "omsp_" prefix. olivier.girard 5310d 10h /openmsp430/trunk
33 In order to avoid confusion, the following changes have been implemented to the Verilog code:
- renamed the "rom_*" ports and defines to "pmem_*" (program memory).
- renamed the "ram_*" ports and defines to "dmem_*" (data memory).

In addition, in order to prevent potential conflicts with the Verilog defines of other IPs, a Verilog undefine file has been created.
olivier.girard 5310d 11h /openmsp430/trunk
32 Minor update to the HTML documentation + add some SVN ignore properties to the Altera FPGA project simulation directory. olivier.girard 5312d 08h /openmsp430/trunk
31 Update documentation (new Altera FPGA project + diverse minor updates) olivier.girard 5312d 08h /openmsp430/trunk
30 Add Altera Cyclone II FPGA project example (thanks to Vadim Akimov contribution). olivier.girard 5312d 09h /openmsp430/trunk
29 Add Altera Cyclone II FPGA project example. olivier.girard 5312d 09h /openmsp430/trunk

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.