OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] - Rev 510

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
490 Updates to fix spurious test failures and register scheduling. jeremybennett 4882d 06h /openrisc
489 ORPSoC sw cleanup. Remove warnings. julius 4887d 13h /openrisc
488 ORPSoC OR1200 driver - tick timer exception handler reverted to generic - cpu tick function hook used as default in handler table. OR1200 timer demo sw for board added. julius 4887d 13h /openrisc
487 ORPSoC main software makefile update julius 4890d 11h /openrisc
486 ORPSoC updates, mainly software, i2c driver julius 4890d 11h /openrisc
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 4894d 16h /openrisc
484 Changes to make r12 call-saved and to bring wchar tests in line. jeremybennett 4895d 14h /openrisc
483 Updated with new opcodes to generate random numbers and to identify us as Or1ksim. jeremybennett 4897d 16h /openrisc
482 Don't hardcode tool versions in help text olof 4899d 04h /openrisc
481 OR1200 Update. RTL and spec. julius 4910d 22h /openrisc

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.