OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] - Rev 486

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
466 ORPSoC updates:
Add new test to determine processor's capabilities.
Fix up typo in example in spiflash app README
julius 4970d 17h /openrisc/trunk
465 ORPSoC SPI flash load Makefile and README updates. julius 4971d 07h /openrisc/trunk
464 More ORPmon updates. julius 4971d 08h /openrisc/trunk
463 ORPmon update julius 4971d 10h /openrisc/trunk
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 4971d 16h /openrisc/trunk
461 Updated to be much stricter about usage. jeremybennett 4973d 11h /openrisc/trunk
460 Merged in changes from Jeremy to Ethernet, updated documentation of tests, added l.nop 8 and l.nop 9 opcodes to turn tracing on and off. Updated documentation to cover l.nop opcodes. jeremybennett 4973d 12h /openrisc/trunk
459 Add option to bld-all.sh to explicitly set control load of make, and fix typos. julius 4973d 18h /openrisc/trunk
458 or1ksim testsuite updates julius 4974d 17h /openrisc/trunk
457 or1ksim - couple of ethernet peripheral updates, fixup of ethernet regression test so all tests pass again. julius 4983d 07h /openrisc/trunk

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.