OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1ksim/] [pic/] - Rev 797

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
118 New tests of multiply. Improved tests of exception handling for addition and division. Improvements to instruction testing library. jeremybennett 5241d 03h /openrisc/trunk/or1ksim/pic
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5260d 07h /openrisc/trunk/or1ksim/pic
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5266d 09h /openrisc/trunk/or1ksim/pic
97 Updates to test the new JTAG library interface (not yet complete). jeremybennett 5280d 15h /openrisc/trunk/or1ksim/pic
96 Various changes which had not been picked up in earlier commits. jeremybennett 5281d 16h /openrisc/trunk/or1ksim/pic
91 Tidy up of some obsolete configuration code. jeremybennett 5294d 05h /openrisc/trunk/or1ksim/pic
90 Reorganized to allow tests with both native code (for the library) and OpenRISC code (which requires the target tool chain). jeremybennett 5294d 06h /openrisc/trunk/or1ksim/pic
82 Major restructuring of the testbench, now named testsuite to bring it into the main package with its own configuration. Uses DejaGNU and builds using a standard top level "make check".

Incorporate Mark Jarvis's fixes for Mac OS X.
jeremybennett 5295d 05h /openrisc/trunk/or1ksim/pic
80 Add missing configuration files to SVN. jeremybennett 5295d 09h /openrisc/trunk/or1ksim/pic
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5625d 15h /openrisc/trunk/or1ksim/pic

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.