OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [sim/] [bin] - Rev 351

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
43 Couple of fixes to ORPSoC, new linux patch version in toolchain script julius 5494d 23h /openrisc/trunk/orpsocv2/sim/bin
42 Fixed ORPSoCv2 VCD dumping and UART output in cycleaccurate model julius 5510d 20h /openrisc/trunk/orpsocv2/sim/bin
40 Added GDB server to verilog simulation via VPI and make target to build and run this model julius 5515d 02h /openrisc/trunk/orpsocv2/sim/bin
36 Better clean rule in makefile julius 5529d 03h /openrisc/trunk/orpsocv2/sim/bin
6 Checking in ORPSoCv2 julius 5533d 14h /openrisc/trunk/orpsocv2/sim/bin

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.