OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_52/] [or1ksim/] [sim.cfg] - Rev 702

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
532 removed stats 6 command, handling SLP; function profiling is supported by profiler; subroutine level parallelism is not covered yet, but should be done in profiler markom 8209d 09h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
486 Updated documentation in default sim.cfg erez 8227d 09h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
479 connection with gdb repaired; temp_except_delay removed; lot of except and debug code cleaned; sys 203 causes stall under gdb; non-sim memory area log bug fixed markom 8228d 03h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
434 isblank changed to isspace markom 8235d 09h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
433 clkcycle parameter added to configuration markom 8235d 10h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
428 cache configuration added markom 8236d 03h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
427 memory_table status output; some bugs fixed in configuration loading markom 8236d 04h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
425 immu and dmmu configurations added markom 8236d 05h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
424 memory configuration file joined into .cfg file; *mem.cfg are obsolete; read-only and write-only memory is supported; memory logging is not yet supported; update of testbench - only cache test fails, since it writes to RO memory markom 8236d 07h /or1k/tags/nog_patch_52/or1ksim/sim.cfg
394 dependency joined with dependstats; history moved to sim section markom 8249d 11h /or1k/tags/nog_patch_52/or1ksim/sim.cfg

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.