OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_2/] [or1200/] [rtl] - Rev 778

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
570 Fixed order of syscall and range exceptions. lampret 8242d 04h /or1k/tags/rel_2/or1200/rtl
569 Default ASIC configuration does not sample WB inputs. lampret 8242d 14h /or1k/tags/rel_2/or1200/rtl
562 Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if. lampret 8242d 17h /or1k/tags/rel_2/or1200/rtl
536 Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be. lampret 8248d 23h /or1k/tags/rel_2/or1200/rtl
512 Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target. lampret 8253d 02h /or1k/tags/rel_2/or1200/rtl
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8253d 15h /or1k/tags/rel_2/or1200/rtl
402 Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32 lampret 8283d 18h /or1k/tags/rel_2/or1200/rtl
401 *** empty log message *** simons 8287d 04h /or1k/tags/rel_2/or1200/rtl
400 force_dslot_fetch does not work - allways zero. simons 8287d 05h /or1k/tags/rel_2/or1200/rtl
399 Trap insn couses break after exits ex_insn. simons 8287d 05h /or1k/tags/rel_2/or1200/rtl

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.