OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog] - Rev 1077

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
943 Added optional retry counter for wb_rty_i. Added graceful termination for aborted transfers. lampret 8006d 03h /or1k/tags/rel_21/or1200/rtl/verilog
942 Delayed external access at page crossing. lampret 8006d 03h /or1k/tags/rel_21/or1200/rtl/verilog
916 MAC now follows software convention (signed multiply instead of unsigned). lampret 8018d 07h /or1k/tags/rel_21/or1200/rtl/verilog
895 Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized. lampret 8034d 11h /or1k/tags/rel_21/or1200/rtl/verilog
871 Generic flip-flop based memory macro for register file. lampret 8070d 17h /or1k/tags/rel_21/or1200/rtl/verilog
870 Added defines for enabling generic FF based memory macro for register file. lampret 8070d 17h /or1k/tags/rel_21/or1200/rtl/verilog
869 Added generic flip-flop based memory macro instantiation. lampret 8070d 17h /or1k/tags/rel_21/or1200/rtl/verilog
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8141d 16h /or1k/tags/rel_21/or1200/rtl/verilog
794 Added again just recently removed full_case directive lampret 8141d 16h /or1k/tags/rel_21/or1200/rtl/verilog
791 Fixed some ports in instnatiations that were removed from the modules lampret 8141d 17h /or1k/tags/rel_21/or1200/rtl/verilog

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.