OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_28/] - Rev 1241

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1193 disabled SRAM_GENERIC and added comment +
corrected 'wb_err' into 'wb_err_o'
dries 7643d 02h /or1k/tags/rel_28
1192 disabled 'bench_defines.v' during synthesis +
added define to specify usage of flash instruction address
dries 7643d 03h /or1k/tags/rel_28
1191 disabled 'bench_defines.v' during synthesis +
added define to specify usage of flash instruction address
dries 7643d 03h /or1k/tags/rel_28
1188 Added support for rams with byte write access. simons 7659d 02h /or1k/tags/rel_28
1186 Added support for rams with byte write access. simons 7660d 01h /or1k/tags/rel_28
1184 Scan signals mess fixed. simons 7666d 18h /or1k/tags/rel_28
1183 OpenRISC port of gdb-5.3 straightforwardly derived from gdb-5.0 sfurman 7671d 09h /or1k/tags/rel_28
1181 Initial import of unmodified gdb-5.3 source on vendor branch sfurman 7671d 12h /or1k/tags/rel_28
1179 BIST interface added for Artisan memory instances. simons 7674d 21h /or1k/tags/rel_28
1178 avoid another immu exception that should not happen phoenix 7704d 09h /or1k/tags/rel_28

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.