OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_9/] [or1200] - Rev 1054

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
944 Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section. lampret 8006d 03h /or1k/tags/rel_9/or1200
943 Added optional retry counter for wb_rty_i. Added graceful termination for aborted transfers. lampret 8006d 03h /or1k/tags/rel_9/or1200
942 Delayed external access at page crossing. lampret 8006d 03h /or1k/tags/rel_9/or1200
916 MAC now follows software convention (signed multiply instead of unsigned). lampret 8018d 06h /or1k/tags/rel_9/or1200
895 Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized. lampret 8034d 10h /or1k/tags/rel_9/or1200
871 Generic flip-flop based memory macro for register file. lampret 8070d 16h /or1k/tags/rel_9/or1200
870 Added defines for enabling generic FF based memory macro for register file. lampret 8070d 16h /or1k/tags/rel_9/or1200
869 Added generic flip-flop based memory macro instantiation. lampret 8070d 16h /or1k/tags/rel_9/or1200
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8141d 16h /or1k/tags/rel_9/or1200
794 Added again just recently removed full_case directive lampret 8141d 16h /or1k/tags/rel_9/or1200

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.