OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_9/] [or1200] - Rev 958

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
736 Changed generation of SPR address. Now it is ORed from base and offset instead of a sum. lampret 8160d 11h /or1k/tags/rel_9/or1200
735 Fixed async loop. Changed multiplier type for ASIC. lampret 8160d 11h /or1k/tags/rel_9/or1200
668 Lapsus fixed. simons 8184d 21h /or1k/tags/rel_9/or1200
663 No longer using async rst as sync reset for the counter. lampret 8187d 11h /or1k/tags/rel_9/or1200
660 Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr. lampret 8188d 08h /or1k/tags/rel_9/or1200
636 Fixed combinational loops. lampret 8197d 16h /or1k/tags/rel_9/or1200
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8202d 11h /or1k/tags/rel_9/or1200
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8207d 04h /or1k/tags/rel_9/or1200
597 Fixed OR1200_XILINX_RAM32X1D. lampret 8210d 22h /or1k/tags/rel_9/or1200
596 SR[TEE] should be zero after reset. lampret 8211d 03h /or1k/tags/rel_9/or1200

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.