OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc2] - Rev 630

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
609 Added wb_err_o to flash and sram i/f for testing the buserr exception. lampret 8236d 02h /or1k/tags/stable_0_2_0_rc2
608 Range exception removed from test. simons 8236d 21h /or1k/tags/stable_0_2_0_rc2
607 single step steps just one instruction ^c bug fixed markom 8236d 21h /or1k/tags/stable_0_2_0_rc2
606 raw register range bug fixed; acv_uart test passes markom 8237d 22h /or1k/tags/stable_0_2_0_rc2
605 simulator prints out a message, when gdb is not attached and stall occurs; OV flag fixed markom 8237d 22h /or1k/tags/stable_0_2_0_rc2
604 mul test repaired - signed multiplication; obsolete pic test removed; make check pass markom 8237d 22h /or1k/tags/stable_0_2_0_rc2
603 fixed bfd markom 8238d 00h /or1k/tags/stable_0_2_0_rc2
602 Renamed targets. Switched off debug. lampret 8238d 23h /or1k/tags/stable_0_2_0_rc2
601 or1k has anly one external interrupt exception. Tick timer exception added. simons 8239d 10h /or1k/tags/stable_0_2_0_rc2
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8239d 11h /or1k/tags/stable_0_2_0_rc2

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.