OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc3] - Rev 232

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
212 Added DMA erez 8319d 03h /or1k/tags/stable_0_2_0_rc3
211 Added check for "long long" erez 8319d 03h /or1k/tags/stable_0_2_0_rc3
210 Updated debug. More cleanup. Added MAC. lampret 8322d 08h /or1k/tags/stable_0_2_0_rc3
209 Update debug. lampret 8324d 13h /or1k/tags/stable_0_2_0_rc3
208 Initial checkin with working port to or1k chris 8326d 01h /or1k/tags/stable_0_2_0_rc3
207 Several major changes to allow gdb to work with an Or1k implementation
that does not need a writeable PC. This version will use the breakpoint
vector and install a new vector into the EPC register, and then single
step out of the breakpoint exception. The breakpoint exception vector
must include only 2 commands: l.rfe and l.nop. Anything else and this
gdb version will fail w/ or1ksim.
chris 8326d 04h /or1k/tags/stable_0_2_0_rc3
206 Several modifications to support gdb in a new exception style mode.
This new version works with gdb, and does not require the simulator
to implement a writeable PC.
chris 8326d 05h /or1k/tags/stable_0_2_0_rc3
205 Adding debug capabilities. Half done. lampret 8330d 08h /or1k/tags/stable_0_2_0_rc3
204 Added function prototypes to stop gcc from complaining erez 8333d 00h /or1k/tags/stable_0_2_0_rc3
203 Updated from xess branch. lampret 8334d 13h /or1k/tags/stable_0_2_0_rc3

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.