OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [asyst_2/] [rtl/] [verilog/] - Rev 83

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
55 Changed state machine encoding to true one-hot mihad 7990d 13h /pci/tags/asyst_2/rtl/verilog
53 Updated for synthesis purposes. Gate level simulation was failing in some configurations mihad 8023d 18h /pci/tags/asyst_2/rtl/verilog
51 Fixed a bug and provided testcase for it. Target was responding to configuration cycle type 1 transactions. mihad 8023d 22h /pci/tags/asyst_2/rtl/verilog
50 Got rid of undef directives mihad 8026d 14h /pci/tags/asyst_2/rtl/verilog
49 Extracted distributed RAM module from wb/pci_tpram.v to its own file, got rid of undef directives mihad 8026d 14h /pci/tags/asyst_2/rtl/verilog
48 Extracted distributed RAM module from wb/pci_tpram.v to its own file mihad 8026d 15h /pci/tags/asyst_2/rtl/verilog
47 Known issues repaired mihad 8026d 20h /pci/tags/asyst_2/rtl/verilog
46 Include statement was enclosed in synosys translate off/on directive - repaired mihad 8031d 15h /pci/tags/asyst_2/rtl/verilog
45 Added a few testcases. Repaired wrong reset value for PCI_AM5 register. Repaired Parity Error Detected bit setting. Changed PCI_AM0 to always enabled(regardles of PCI_AM0 define), if image 0 is used as configuration image mihad 8032d 20h /pci/tags/asyst_2/rtl/verilog
35 Files updated with missing includes, resolved some race conditions in test bench mihad 8178d 00h /pci/tags/asyst_2/rtl/verilog

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.