OpenCores
URL https://opencores.org/ocsvn/raytrac/raytrac/trunk

Subversion Repositories raytrac

[/] [raytrac/] [branches/] [fp/] - Rev 255

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
194 Work In Progress jguarin2002 4416d 00h /raytrac/branches/fp
193 WIP: Main Document jguarin2002 4416d 21h /raytrac/branches/fp
192 Some change I dont realize what is it in the design document (xls) jguarin2002 4417d 09h /raytrac/branches/fp
191 Reduced the implementation of Instruction Queue to 16 instructions rather than 32 and using registers in logic cells rather than M9Ks memory blocks.... finally the design fits. jguarin2002 4417d 09h /raytrac/branches/fp
190 M9K Block reduction. And Altera Compiler Directive was added to adder code to prevent unnecesary M9K block inferring... jguarin2002 4421d 17h /raytrac/branches/fp
189 Limiting Block size on the operands register to a maximum of 256 jguarin2002 4422d 00h /raytrac/branches/fp
188 Fitting Report jguarin2002 4423d 07h /raytrac/branches/fp
187 Sopc claims that int is a name that conflicts with verilog or vhdl standards, so a change on the int port was made by renaming it to irq jguarin2002 4423d 07h /raytrac/branches/fp
186 Sopc claims that int is a name that conflicts with verilog or vhdl standards, so a change on the int port was made by renaming it to irq jguarin2002 4423d 07h /raytrac/branches/fp
185 Well mulblock was a void inside file.... jguarin2002 4423d 20h /raytrac/branches/fp

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.