OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1/] [sw/] - Rev 292

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
184 initial check-in arniml 6913d 01h /t48/tags/rel_1_1/sw
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 7004d 02h /t48/tags/rel_1_1/sw
141 disable external memory to avoid conflicts with outl a, bus arniml 7230d 02h /t48/tags/rel_1_1/sw
132 stop simulation upon assertion error arniml 7273d 21h /t48/tags/rel_1_1/sw
131 update arniml 7273d 21h /t48/tags/rel_1_1/sw
130 initial check-in arniml 7273d 21h /t48/tags/rel_1_1/sw
127 + log status of A11 properly during interrupt routines
+ trigger counter on negative edge of T1 instead of positive edge
arniml 7343d 09h /t48/tags/rel_1_1/sw
126 + specify hex file for external ROM on i8039 command line
+ support for no_dump_compare file in test cell
arniml 7343d 09h /t48/tags/rel_1_1/sw
125 exclude from dump compare arniml 7343d 09h /t48/tags/rel_1_1/sw
124 fix wrong handling of MB after return from interrupt arniml 7344d 07h /t48/tags/rel_1_1/sw

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.