OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_4] - Rev 143

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
123 support hex file for external ROM arniml 7316d 18h /t48/tags/rel_1_4
122 test MB after return from interrupt arniml 7316d 18h /t48/tags/rel_1_4
121 update bug description for
Program Memory bank can be switched during interrupt
arniml 7319d 11h /t48/tags/rel_1_4
120 Fix bug report:
"Program Memory bank can be switched during interrupt"
int module emits int_in_progress signal that is used inside the decoder
to hold mb low for JMP and CALL during interrupts
arniml 7319d 11h /t48/tags/rel_1_4
119 add int_in_progress_o to entity of int module arniml 7319d 11h /t48/tags/rel_1_4
118 test MB/interrupt behaviour according to bug report
"Program Memory bank can be switched during interrupt"
arniml 7319d 11h /t48/tags/rel_1_4
117 add bug
Program Memory bank can be switched during interrupt
arniml 7320d 11h /t48/tags/rel_1_4
116 adapt to GHDL 0.12 / gcc 3.4.0 arniml 7348d 11h /t48/tags/rel_1_4
115 extend description arniml 7349d 16h /t48/tags/rel_1_4
114 initial check-in arniml 7353d 12h /t48/tags/rel_1_4

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.