OpenCores
URL https://opencores.org/ocsvn/xulalx25soc/xulalx25soc/trunk

Subversion Repositories xulalx25soc

[/] [xulalx25soc/] [trunk] - Rev 82

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
62 Removed the pipe logic from the non-pipelined version, and made the NOOP a
specific ALU instruction so that the PC is always properly updated.
dgisselq 2956d 03h /xulalx25soc/trunk
61 Fixed the timing control wires: busy and valid will never both be true. Busy
will be true (now) until valid is asserted, and busy will never not be
asserted until valid is true.
dgisselq 2956d 03h /xulalx25soc/trunk
60 LONG_MPY upgrade. This is part of swapping out the LDIHI instruction for a
MPY, and the MPYS and MPYU instructions for MPYSHI and MPYUHI respectively.
dgisselq 2956d 03h /xulalx25soc/trunk
59 Simplified logic. dgisselq 2956d 03h /xulalx25soc/trunk
58 Bug fix: the UART can now be reconfigured post-boot without a BREAK condition. dgisselq 2956d 03h /xulalx25soc/trunk
57 Fixed the TX/RX addresses so that they match the documentation: TX first, then
RX.
dgisselq 2964d 03h /xulalx25soc/trunk
56 Brings code in line with the OpenCores core: parameterizes the reload value,
and the number of bits in the timer.
dgisselq 2964d 03h /xulalx25soc/trunk
55 Updated copyright notice. dgisselq 2964d 03h /xulalx25soc/trunk
54 Updated copyright notice. dgisselq 2964d 03h /xulalx25soc/trunk
53 Added a touch of error checking. dgisselq 3004d 04h /xulalx25soc/trunk

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.