OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_1/] - Rev 139

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
139 add aditional alu destination to solve critical path. simont 7724d 05h /8051/tags/rel_1/
138 Change buffering to save one clock per instruction. simont 7724d 05h /8051/tags/rel_1/
137 change to fit xrom. simont 7724d 10h /8051/tags/rel_1/
136 registering outputs. simont 7724d 10h /8051/tags/rel_1/
135 prepared start of receiving if ren is not active. simont 7730d 10h /8051/tags/rel_1/
134 fix bug in case execution of two data dependent instructions. simont 7730d 10h /8051/tags/rel_1/
133 fix bug in substraction. simont 7730d 12h /8051/tags/rel_1/
132 change branch instruction execution (reduse needed clock periods). simont 7734d 04h /8051/tags/rel_1/
131 prepare programs for new timing. simont 7734d 04h /8051/tags/rel_1/
130 prepared programs for new timing. simont 7734d 04h /8051/tags/rel_1/
129 updated... simont 7734d 04h /8051/tags/rel_1/
128 chance idat_ir to 24 bit wide simont 7743d 11h /8051/tags/rel_1/
127 fix bug (cyc_o and stb_o) simont 7743d 11h /8051/tags/rel_1/
126 define OC8051_XILINX_RAMB added simont 7743d 11h /8051/tags/rel_1/
125 update, add prescaler, rclk, tclk. simont 7743d 11h /8051/tags/rel_1/
124 add support for external rom from xilinx ramb4 simont 7743d 11h /8051/tags/rel_1/
123 fiz bug iv pcs operation. simont 7745d 07h /8051/tags/rel_1/
122 deifne OC8051_ROM added simont 7748d 11h /8051/tags/rel_1/
121 Change pc add value from 23'h to 16'h simont 7748d 11h /8051/tags/rel_1/
120 defines for pherypherals added simont 7749d 08h /8051/tags/rel_1/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.