OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_17/] [rtl/] [verilog/] - Rev 50

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
50 checks destination address for Unicast, Multicast and Broadcast ops billditt 8152d 00h /ethmac/tags/rel_17/rtl/verilog/
48 RxOverRun added to statuses. mohor 8154d 02h /ethmac/tags/rel_17/rtl/verilog/
47 HASH0 and HASH1 registers added. Registers address width was
changed to 8 bits.
mohor 8154d 02h /ethmac/tags/rel_17/rtl/verilog/
46 HASH0 and HASH1 registers added. mohor 8154d 02h /ethmac/tags/rel_17/rtl/verilog/
43 Tx status is written back to the BD. mohor 8155d 10h /ethmac/tags/rel_17/rtl/verilog/
42 Rx status is written back to the BD. mohor 8158d 03h /ethmac/tags/rel_17/rtl/verilog/
41 non-DMA host interface added. Select the right configutation in eth_defines. mohor 8160d 05h /ethmac/tags/rel_17/rtl/verilog/
40 Both rx and tx part are finished. Tested with wb_clk_i between 10 and 200
MHz. Statuses, overrun, control frame transmission and reception still need
to be fixed.
mohor 8161d 02h /ethmac/tags/rel_17/rtl/verilog/
39 Tx part finished. TxStatus needs to be fixed. Pause request needs to be
added.
mohor 8165d 06h /ethmac/tags/rel_17/rtl/verilog/
38 Initial version. Equals to eth_wishbonedma.v at this moment. mohor 8174d 08h /ethmac/tags/rel_17/rtl/verilog/
37 Link in the header changed. mohor 8174d 08h /ethmac/tags/rel_17/rtl/verilog/
34 RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
instead of the number of RX descriptors).
mohor 8223d 04h /ethmac/tags/rel_17/rtl/verilog/
33 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8223d 08h /ethmac/tags/rel_17/rtl/verilog/
32 ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead. mohor 8223d 09h /ethmac/tags/rel_17/rtl/verilog/
29 Generic memory model is used. Defines are changed for the same reason. mohor 8245d 05h /ethmac/tags/rel_17/rtl/verilog/
24 Log file added. mohor 8270d 07h /ethmac/tags/rel_17/rtl/verilog/
23 Number of addresses (wb_adr_i) minimized. mohor 8270d 08h /ethmac/tags/rel_17/rtl/verilog/
22 eth_timescale.v changed to timescale.v This is done because of the
simulation of the few cores in a one joined project.
mohor 8270d 10h /ethmac/tags/rel_17/rtl/verilog/
21 Status signals changed, Adress decoding changed, interrupt controller
added.
mohor 8271d 07h /ethmac/tags/rel_17/rtl/verilog/
20 Defines changed (All precede with ETH_). Small changes because some
tools generate warnings when two operands are together. Synchronization
between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
demands).
mohor 8295d 04h /ethmac/tags/rel_17/rtl/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.