OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0/] - Rev 1624

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1624 First Import of uClinux for RC20x board jcastillo 6782d 00h /or1k/tags/stable_0_2_0/
1623 First Import of uClinux for RC20x board jcastillo 6782d 00h /or1k/tags/stable_0_2_0/
1622 First Import of uClinux for RC20x board jcastillo 6782d 00h /or1k/tags/stable_0_2_0/
1621 First Impot jcastillo 6782d 01h /or1k/tags/stable_0_2_0/
1620 Added SMC91C111 LAN Chip Interruption to work with uClinux jcastillo 6786d 21h /or1k/tags/stable_0_2_0/
1619 Fixed types in function declaration jcastillo 6787d 02h /or1k/tags/stable_0_2_0/
1618 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6787d 09h /or1k/tags/stable_0_2_0/
1617 *** empty log message *** phoenix 6787d 09h /or1k/tags/stable_0_2_0/
1616 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6787d 09h /or1k/tags/stable_0_2_0/
1615 *** empty log message *** phoenix 6787d 09h /or1k/tags/stable_0_2_0/
1614 CI should not be set in dMMU translation tables or one gets different behaviour with dMMU on or off in case data cache is enabled. care should be taken for addresses higher than 0x7fff_ffff where the situation is just reversed. (since or1200 does not cache upper half of address space if there is no dMMU) phoenix 6797d 10h /or1k/tags/stable_0_2_0/
1613 change default phoenix 6802d 19h /or1k/tags/stable_0_2_0/
1612 major optimizations for or32 target phoenix 6802d 20h /or1k/tags/stable_0_2_0/
1610 Update ChangeLog nogj 6805d 21h /or1k/tags/stable_0_2_0/
1609 0.2.0-rc2 release nogj 6805d 21h /or1k/tags/stable_0_2_0/
1608 Avoid scheduleing too many jobs, potentially underflowing the scheduler stack nogj 6806d 15h /or1k/tags/stable_0_2_0/
1607 Don't drop cycles from the scheduler nogj 6806d 15h /or1k/tags/stable_0_2_0/
1606 fix uninitialized reads phoenix 6806d 20h /or1k/tags/stable_0_2_0/
1605 Execute l.ff1 instruction nogj 6813d 16h /or1k/tags/stable_0_2_0/
1604 Fix dumphex/dumpverilog to not do unaligned memory access nogj 6813d 16h /or1k/tags/stable_0_2_0/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.