OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_4/] [sim/] - Rev 344

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
344 release 1.4 arniml 531d 18h /t48/tags/rel_1_4/sim/
342 merge branch wip_t2x into trunk arniml 531d 18h /t48/trunk/sim/
311 add t8042ah arniml 570d 15h /t48/trunk/sim/
306 add testbench for t8041
add test upi41/basic_echo
arniml 572d 15h /t48/trunk/sim/
303 add prelim upi41 support arniml 573d 16h /t48/trunk/sim/
292 New directory structure. root 5603d 02h /t48/trunk/sim/
283 update to new mnemonic decoder arniml 5917d 15h /trunk/sim/
259 added t8243 core plus related testbenches arniml 6573d 11h /trunk/sim/
235 cleanup dependencies arniml 6595d 12h /trunk/sim/
232 update to new memory concept arniml 6596d 11h /trunk/sim/
223 obsoleted arniml 6596d 11h /trunk/sim/
218 simplifications arniml 6683d 19h /trunk/sim/
198 fix package dependencies arniml 6827d 19h /trunk/sim/
159 fix dependencies for tb_t8048_behav_c0 and tb_t8039_behav_c0 arniml 7160d 16h /trunk/sim/
158 added hierarchies t8039_notri and t8048_notri arniml 7160d 16h /trunk/sim/
154 added t8039_notri hierarchy arniml 7160d 16h /trunk/sim/
151 added hierarchy t8048_notri and components package for t48 systems arniml 7162d 05h /trunk/sim/
116 adapt to GHDL 0.12 / gcc 3.4.0 arniml 7345d 15h /trunk/sim/
112 update tb_behav_c0 for new ROM layout arniml 7357d 01h /trunk/sim/
93 add support for line coverage evaluation with gcov arniml 7361d 21h /trunk/sim/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.