OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 552

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
552 or1ksim - cpu/ cleanup - remove dynamic execution model WIP, and dlx, or16 targets julius 4769d 20h /
551 Fixed typo (disble->disable) in cache disable functions. yannv 4771d 16h /
550 Turned off verbose output in script. Documented diagnostics in testing. jeremybennett 4771d 17h /
549 Clarified meaning of DEJAGNU. jeremybennett 4771d 17h /
548 New scripts for testing, documentation of testing, fixes to DejaGnu test scripts and updates to scripts. jeremybennett 4771d 18h /
547 ORPSoC dbg_if fix for slow Wishbone slaves julius 4773d 19h /
546 ORPSoC update: Fix WB B3 bursting termination on error in WB B3 RAM model julius 4774d 12h /
545 ORPSoC - revert unecessary i2c fix - driver oneliner was all that was needed. julius 4780d 14h /
544 ORPSoC ordb1a3pe1500 update - adding SD card controller. julius 4780d 21h /
543 i2c_master_slave bug fix for slave, potentially holding SDA low when master wants to send stop. julius 4780d 21h /
542 ORPSoC scripts cleanup. Now centralised.

Documentation updated for ml501's SPI programming, noting issues with ISE12.
julius 4786d 11h /
541 uC/OS-II port update - maintain cache settings in SR for new tasks. Thanks to contributor Stefan Kristiansson julius 4788d 16h /
540 Ensure the re-entrancy structure is re-initialized on restart. jeremybennett 4789d 13h /
539 newlib update - sync exception stack size define between crt0 and or1k-support library julius 4789d 19h /
538 or1ksim updates. spr-def.h updates, Cygwin compile error fixes. julius 4796d 16h /
537 ORPSoC or1200 fix for l.rfe bug, and when multiply is disabled. julius 4797d 09h /
536 ORPSoC - removing duplicate ethmac toplevel file. julius 4800d 22h /
535 ORPSoC - adding sw tests for l.rfe julius 4802d 12h /
534 Some ABI updates (64-bit values in 32-bit registers, FP optional) yannv 4806d 18h /
533 First draft of 2011 review of OR1K architecture specification. yannv 4806d 22h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.