OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 65

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
65 Updated Log file with CAS latency support 4,5 dinesha 4375d 10h /
64 CAS Latency support added for 4,5 dinesha 4375d 10h /
63 FPGA Bench mark results are added dinesha 4494d 09h /
62 Synthesis constraint for simplify dinesha 4494d 09h /
61 RTL file list are added into SVN dinesha 4494d 10h /
60 warning cleanup dinesha 4494d 10h /
59 Control path request and data are register now for better FPGA timing dinesha 4494d 10h /
58 Read Data is register on RD_FAST=0 case dinesha 4494d 10h /
57 Synthesis constraints are added dinesha 4495d 00h /
56 FPGA Synth optimisation dinesha 4495d 01h /
55 FPGA Synthesis timing optimisation dinesha 4495d 02h /
54 FPGA Timing Optimisation dinesha 4497d 23h /
53 Test bench upgradation dinesha 4499d 00h /
52 Documentation update for request control and transfer control block dinesha 4499d 00h /
51 FPGA relating timing optimisation done dinesha 4499d 00h /
50 Bug fix the request length is fixe dinesha 4501d 04h /
49 clean up dinesha 4502d 03h /
48 top-level cleanup dinesha 4502d 03h /
47 SDRAM bus converter bug fix and top-level signal clean up dinesha 4502d 03h /
46 test bench upgrade + rtl cleanup dinesha 4504d 04h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.