OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 40

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8262d 09h /
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8274d 09h /
18 Reset signals are not combined any more. mohor 8276d 18h /
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8300d 08h /
16 bs_chain_o port added. mohor 8302d 07h /
15 bs_chain_o added. mohor 8302d 09h /
14 Document updated. mohor 8303d 06h /
13 Signal names changed to lowercase. mohor 8303d 09h /
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8304d 09h /
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8325d 05h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.