OpenCores
URL https://opencores.org/ocsvn/m1_core/m1_core/trunk

Subversion Repositories m1_core

[/] - Rev 46

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
26 Changed blocking / non-blocking assignments for MUL and DIV requests fafa1971 5802d 22h /
25 For now the top-level for synthesis is just m1_cpu fafa1971 5802d 22h /
24 Corrected include dirs fafa1971 5802d 22h /
23 New script using the correct command file for synthesis with Xilinx ISE WebPack fafa1971 5802d 22h /
22 Added script file for synthesis with Xilinx ISE WebPack fafa1971 5802d 23h /
21 First revision (you should substitute '~' char with real path). fafa1971 5809d 16h /
20 Used only lower bits also for SRAV instruction. fafa1971 5828d 04h /
19 Added changes suggested by Paolo Piscopo & Simone Lunardo to fix the bugs they found. fafa1971 5837d 23h /
18 Limited range of SHAMT (shift amount) to be only 5 bits ([4:0]) fafa1971 5838d 00h /
17 Added functional verification tests written by Simone Lunardo & Paolo Piscopo. fafa1971 5838d 00h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.