OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] - Rev 195

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
175 Added 4 and 8-bit LCD interfaces with backlight and contrast DACs jshamlet 2975d 18h /
174 Added ROM/RAM wrappers jshamlet 3170d 13h /
173 Added a couple of useful interfaces for detecting button presses and clock changes. jshamlet 3170d 13h /
172 General code cleanup jshamlet 3170d 13h /
171 Fixed comments for offsets 0x0 - 0x3 to indicate the read value jshamlet 3170d 13h /
170 Added 24-bit resolution epoch timer / alarm clock jshamlet 3170d 13h /
169 Corrected issue with CMP and SBC generating an inverted carry flag and added new constants to the package file to simplify interfacing new modules. jshamlet 3225d 14h /
168 Simplified write data path logic,
Converted RTC to packed BCD,
Corrected several bugs in real time clock component,
jshamlet 4004d 10h /
167 Updated CPU model; Pipelined ALU control signals to improve fMAX, corrected issue with interrupt controller priority not being obeyed, fixed bug in auto-indexing instructions where the upper register wasn't being properly incremented, cleaned up code to make the processor model easier to follow.
Added several useful modules that use the Open8 bus.
jshamlet 4012d 08h /
166 fixed additional issues with range checking on PCREL relocations for open8, added test cases to verify, catch tree up with binutils datestamp 20120301 khays 4576d 09h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.