OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] - Rev 307

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
287 Fixed mangled comments and revisioning dates. jshamlet 1148d 14h /
286 Added initial cut of a "universal" character LCD driver. Allows for adjustment of address setup, enable high, and cycle times. Also has built-in timers for handling timing on certain commands. jshamlet 1148d 14h /
285 Added checksum byte to vector tx/rx to avoid issues with serial line noise glitching the receiver. Also modified the transmitted to take any generic argument, rather than canned arguments. jshamlet 1155d 17h /
284 Corrected the vhdl unit name and description for o8_7seg.vhd jshamlet 1269d 05h /
283 Altered SDLC bitclock check on TX to NOT block when tested by software, but to instead ignore packet write requests if BClk_Okay is low. This allows software to continue checking BClk_Okay in a polling loop. jshamlet 1272d 16h /
282 Modified the SDLC core transmit states to have consistent naming. jshamlet 1272d 16h /
281 Added pre-initialization to the dual-port RAM signals. jshamlet 1272d 19h /
280 Got rid of silly aliases that connected the dual-port memory and the arbitration logic. jshamlet 1272d 20h /
279 More comment cleanup jshamlet 1273d 17h /
278 Flattened the SDLC interface to fewer files and eliminated the package file. jshamlet 1274d 11h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.