OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] - Rev 572

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
552 or1ksim - cpu/ cleanup - remove dynamic execution model WIP, and dlx, or16 targets julius 4850d 18h /
551 Fixed typo (disble->disable) in cache disable functions. yannv 4852d 15h /
550 Turned off verbose output in script. Documented diagnostics in testing. jeremybennett 4852d 15h /
549 Clarified meaning of DEJAGNU. jeremybennett 4852d 15h /
548 New scripts for testing, documentation of testing, fixes to DejaGnu test scripts and updates to scripts. jeremybennett 4852d 16h /
547 ORPSoC dbg_if fix for slow Wishbone slaves julius 4854d 17h /
546 ORPSoC update: Fix WB B3 bursting termination on error in WB B3 RAM model julius 4855d 10h /
545 ORPSoC - revert unecessary i2c fix - driver oneliner was all that was needed. julius 4861d 13h /
544 ORPSoC ordb1a3pe1500 update - adding SD card controller. julius 4861d 19h /
543 i2c_master_slave bug fix for slave, potentially holding SDA low when master wants to send stop. julius 4861d 20h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.