OpenCores
URL https://opencores.org/ocsvn/tv80/tv80/trunk

Subversion Repositories tv80

[/] - Rev 94

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
74 Changed default for T2Write to be 1, to match expected behavior for
most users.
ghutchis 6927d 04h /
73 Added RC4 encrypt/decrypt test ghutchis 6938d 23h /
72 Added copyright header ghutchis 6938d 23h /
71 Ported UART from T80 ghutchis 7000d 03h /
70 Added test for T16450 UART ghutchis 7050d 22h /
69 Added UART instance in testbench, and added UART to compile list. ghutchis 7050d 22h /
68 Updated nwtest to reflect changes in register interface to simple_gmii.
In particular, interrupt bits for packet arrival and sending now need
to be explicitly cleared afterwards.
ghutchis 7058d 22h /
67 Updated register generator based on testing with simple_gmii. Changed
how interrupt output mux is created, fixed many bugs.
ghutchis 7058d 22h /
66 Modified top level testbench to reflect changes in simple_gmii block ghutchis 7058d 22h /
65 Major restructuring of simple_gmii block.

1) Changed simple_gmii block to simple_gmii_core
2) Migrated RAM instances out of core into top level
3) Removed CPU interface logic and created CPU interface block using
register generator
4) Changed status register to interrupt register and added interrupt
logic
ghutchis 7058d 22h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.