OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] - Rev 69

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
49 committed the debug interface file gorban 8275d 09h /
48 Updated specification documentation.
Added full 32-bit data bus interface, now as default.
Address is 5-bit wide in 32-bit data bus mode.
Added wb_sel_i input to the core. It's used in the 32-bit mode.
Added debug interface with two 32-bit read-only registers in 32-bit mode.
Bits 5 and 6 of LSR are now only cleared on TX FIFO write.
My small test bench is modified to work with 32-bit mode.
gorban 8276d 09h /
47 Fixed: timeout and break didn't pay attention to current data format when counting time gorban 8281d 11h /
46 Fixed bug that prevented synthesis in uart_receiver.v gorban 8282d 08h /
45 Lots of fixes:
Break condition wasn't handled correctly at all.
LSR bits could lose their values.
LSR value after reset was wrong.
Timing of THRE interrupt signal corrected.
LSR bit 0 timing corrected.
gorban 8283d 09h /
44 fixed more typo bugs gorban 8297d 09h /
43 lsr1r error fixed. mohor 8297d 16h /
42 ti_int_pnd error fixed. mohor 8297d 16h /
41 ti_int_d error fixed. mohor 8297d 16h /
40 Synthesis bugs fixed. Some other minor changes gorban 8299d 18h /

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.