OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_12/] [rtl/] [verilog/] - Rev 158

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
133 fix bug in substraction. simont 7780d 03h /8051/tags/rel_12/rtl/verilog/
132 change branch instruction execution (reduse needed clock periods). simont 7783d 18h /8051/tags/rel_12/rtl/verilog/
128 chance idat_ir to 24 bit wide simont 7793d 01h /8051/tags/rel_12/rtl/verilog/
127 fix bug (cyc_o and stb_o) simont 7793d 01h /8051/tags/rel_12/rtl/verilog/
126 define OC8051_XILINX_RAMB added simont 7793d 01h /8051/tags/rel_12/rtl/verilog/
123 fiz bug iv pcs operation. simont 7794d 21h /8051/tags/rel_12/rtl/verilog/
122 deifne OC8051_ROM added simont 7798d 01h /8051/tags/rel_12/rtl/verilog/
121 Change pc add value from 23'h to 16'h simont 7798d 01h /8051/tags/rel_12/rtl/verilog/
120 defines for pherypherals added simont 7798d 23h /8051/tags/rel_12/rtl/verilog/
119 remove signal sbuf_txd [12:11] simont 7799d 02h /8051/tags/rel_12/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.