OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_19/] - Rev 167

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
146 fix bug in movc intruction. simont 7716d 23h /8051/tags/rel_19/
145 fix bug in case of sequence of inc dptr instrucitons. simont 7722d 03h /8051/tags/rel_19/
144 chsnge comp.des to des1 simont 7722d 03h /8051/tags/rel_19/
143 add wire sub_result, conect it to des_acc and des1. simont 7722d 03h /8051/tags/rel_19/
142 optimize state machine. simont 7723d 05h /8051/tags/rel_19/
141 remove define OC8051_AS2_PCL, chane signal src_sel2 to 2 bit wide. simont 7723d 06h /8051/tags/rel_19/
140 cahnge assigment to pc_wait (remove istb_o) simont 7723d 06h /8051/tags/rel_19/
139 add aditional alu destination to solve critical path. simont 7724d 00h /8051/tags/rel_19/
138 Change buffering to save one clock per instruction. simont 7724d 00h /8051/tags/rel_19/
137 change to fit xrom. simont 7724d 05h /8051/tags/rel_19/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.