OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] - Rev 174

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
137 change to fit xrom. simont 7765d 06h /8051/trunk/rtl/verilog/
136 registering outputs. simont 7765d 06h /8051/trunk/rtl/verilog/
135 prepared start of receiving if ren is not active. simont 7771d 06h /8051/trunk/rtl/verilog/
134 fix bug in case execution of two data dependent instructions. simont 7771d 06h /8051/trunk/rtl/verilog/
133 fix bug in substraction. simont 7771d 08h /8051/trunk/rtl/verilog/
132 change branch instruction execution (reduse needed clock periods). simont 7775d 00h /8051/trunk/rtl/verilog/
128 chance idat_ir to 24 bit wide simont 7784d 07h /8051/trunk/rtl/verilog/
127 fix bug (cyc_o and stb_o) simont 7784d 07h /8051/trunk/rtl/verilog/
126 define OC8051_XILINX_RAMB added simont 7784d 07h /8051/trunk/rtl/verilog/
123 fiz bug iv pcs operation. simont 7786d 03h /8051/trunk/rtl/verilog/

< Prev 1 2

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.